# **Digitally-Enhanced 2nd-Order** $\Delta\Sigma$ **Modulator** with Unity-Gain Signal Transfer Function

Anas A. Hamoui<sup>1</sup>, Mohamad Sukhon<sup>1</sup>, and Franco Maloberti<sup>2</sup>

1. McGill University, Montreal, Canada (anas.hamoui@mcgill.ca)

2. University of Pavia, Pavia, Italy (franco.maloberti@unipv.it)

# ABSTRACT

Low distortion and reduced swing can be achieved by designing the  $\Delta\Sigma$  modulator with an input feedforward path. Furthermore, the modulator stability can be enhanced and the requirements on the preceding anti-aliasing filter can be relaxed by designing the  $\Delta\Sigma$  modulator for a flat unity-gain signal transfer function (STF). Previously-developed  $\Delta\Sigma$  modulators with analog feedforward (AFF) achieved a unity-gain STF. However, their performance is limited by the need for an analog adder before the quantizer. Previously-developed  $\Delta\Sigma$  modulators with digital feedforward (DFF) eliminated the need for this analog adder. However, their STF was not unity. In this paper, a technique for designing digitally-enhanced  $\Delta\Sigma$  modulators with both a DFF path and a unity-gain STF is presented. A 2nd-order DFF  $\Delta\Sigma$  modulator with a unity-gain STF is then proposed. Its key features include reduced signal swing at the opamp outputs, reduced sensitivity to integrator nonlinearities, and robustness to  $\Delta\Sigma$  modulator coefficient variations. Behavioral simulation results confirm its performance advantages versus previously-developed AFF and DFF  $\Delta\Sigma$  modulators.

## I. INTRODUCTION

High-speed high-resolution analog-to-digital converters (ADCs) for broadband digital communications must be implemented in standard digital CMOS processes for higher integration of the analog and digital functions and for reduced cost. However, the low supply voltages in nanometer CMOS processes limit the signal swing, thus complicating the design of low-power ADCs.

Oversampling  $\Delta\Sigma$  ADCs offer a trade-off in data-converter design: they can achieve a high-resolution A/D conversion using low-accuracy analog components, but require higher sampling rates and more complex digital circuits than Nyquist-rate ADCs. Furthermore, oversampling eliminates the need for a precision sample-and-hold circuit and relaxes the requirements on the anti-aliasing filter at the ADC input [1]. Accordingly, when designing in a standard digital CMOS technology,  $\Delta\Sigma$  ADCs are particularly attractive for achieving a high-resolution A/D conversion in low-to-medium speed applications. However, extending a  $\Delta\Sigma$  ADC to high-speed applications requires lowering its oversampling ratio (OSR) to realize its  $\Delta\Sigma$  modulator within the technology limitations of CMOS processes and to meet a moderate power budget.

The input feedforward path in a  $\Delta\Sigma$  modulator is an attractive technique for low-distortion swing-reduction design (Fig. 1) [2,3]. Consider the  $\Delta\Sigma$  modulators modeled in Fig. 1. Their signal and noise transfer functions are defined, respectively, as:

STF = 
$$Y/X|_{Q=0}$$
 and NTF =  $Y/Q|_{X=0}$  (1)

With an input feedforward path (dashed line in Fig. 1), the input signal of the modulator no longer flows through the loop filter, but rather reaches the modulator output through the feedforward path [2]. Since, ideally, the input signal is not processed by the opamps in the loop-filter integrators, no harmonic distortion is generated and the signal swing is reduced at the integrator outputs [3]. The reduced distortion, achieved by designing the  $\Delta\Sigma$  modulator with an input feedforward path, is particularly noticeable at low OSR and



(b) Digital-Feedforward (DFF)  $\Delta\Sigma$  Modulator

Fig. 1. Linear model of a single-stage ΔΣ modulator with an input feedforward path (dashed line) implemented in:
a) the analog domain; and b) the digital domain.

low supply voltages [2]. This is because, for a given input-signal swing, lowering the supply voltage increases the nonlinear distortion appearing at the output of the loop filter. Furthermore, at low OSR, the attenuation of the analog-circuit nonidealities by the  $\Delta\Sigma$  loop is inadequate in reducing the nonlinear distortion appearing at the output of the  $\Delta\Sigma$  modulator. Hence, the input feedforward path helps lower the power dissipation, especially for low-OSR  $\Delta\Sigma$  modulators designed in low-voltage nanometer CMOS technologies [2].

The input feedforward path can be implemented using either the analog feedforward (AFF) path in Fig. 1a or the digital feedforward (DFF) path in Fig. 1b. Previously-reported  $\Delta\Sigma$ modulators with an AFF path had a unity-gain STF (i.e., |STF| = 1) and a 2<sup>nd</sup>-order [3,4] or high-order [2] NTF. Previously-reported  $\Delta\Sigma$ modulators with a DFF path had a 2<sup>nd</sup>-order NTF, however their STF was not unity [5].

In this paper, the advantages and design challenges of a  $\Delta\Sigma$  modulator with a DFF versus AFF path are outlined and the advantages of a unity-gain STF are described (Section II). Next, a general architecture for digitally-enhanced  $\Delta\Sigma$  modulators with a unity-gain STF is presented. A 2<sup>nd</sup>-order DFF  $\Delta\Sigma$  modulator with a unity-gain STF is then proposed (Section III). Its key features include reduced signal swing at the opamp outputs, reduced sensitivity to integrator nonlinearities, and robustness to  $\Delta\Sigma$  modulator coefficient variations. Behavioral simulation results are presented to confirm the performance advantages of the proposed 2<sup>nd</sup>-order DFF  $\Delta\Sigma$  modulator with |STF| = 1 versus previously-reported AFF and DFF  $\Delta\Sigma$  modulators (Section IV).



Fig. 2.  $2^{\text{nd}}$ -order AFF  $\Delta\Sigma$  modulators with NTF =  $(1-z^{-1})^2$  and STF = 1: (a) Single DAC-feedback [3]; (b) and (c) Distributed DAC-feedback [2,4]. Here,  $\int = 1/(1-z^{-1})$ .

## II. AFF vs. DFF $\Delta\Sigma$ Modulators and Unity-Gain STF

# A. Analog Implementation

The  $2^{nd}$ -order  $\Delta\Sigma$  modulators with AFF path in Fig. 2 have been designed for [3,4]:

$$NTF(z) = (1 - z^{-1})^2$$
 and  $STF(z) = 1$  (2)

However, the implementation of an AFF path is complicated by the need for an analog adder to realize the summation at the quantizer input. This analog adder can be implemented using:

a) an active analog summation amplifier [6]. However, since this analog amplifier must process the full-scale analog input signal, the signal swing at the modulator input will be limited by the available signal swing at the output of the analog amplifier. Furthermore, the need for active components (opamps) when using an active amplifier increases the overall power dissipation.

b) a passive switched-capacitor (SC) network [2]. This low-power solution is only effective when the number of quantization bits and, hence, the quantizer input capacitance is small. However, in the case of multibit quantization, a buffer is needed between the SC network and the quantizer for proper operation. Furthermore, to maintain the signal swing at the quantizer input, the quantizer reference voltage must be scaled down from its nominal value by a factor equal to the voltage drop across the passive SC network [2]. This also scales down (by the same factor) the quantizer step size and, hence, the minimum acceptable accuracy (maximum offset) for the comparators in the quantizer. Therefore, comparators with a higher resolution are required.

## B. Digital Implementation

To overcome the drawbacks of an analog implementation, the input feedforward path can be implemented in the digital domain (Fig. 1b). The 2<sup>nd</sup>-order  $\Delta\Sigma$  modulator with DFF path in Fig. 3 has been designed for [5]:





Fig. 3.  $2^{nd}$ -order DFF  $\Delta\Sigma$  modulator with NTF =  $(1 - z^{-1})^2$ and STF = 1 - NTF [5]. Here,  $\int \equiv 1/(1 - z^{-1})$ .

This requires an extra quantizer. However, owing to the reduced signal swing with DFF, the total number of comparators required in the main and the extra quantizers of a DFF modulator is minimally larger than that required in an AFF modulator with equivalent noise-shaping characteristics (as shown in Section IV). Furthermore, although the extra quantizer injects additional quantization noise  $Q_2$  at the modulator output, the feedforward path with gain R in Fig. 3 is utilized to cancel the effect of  $Q_2$  at the output of the DFF  $\Delta\Sigma$  modulator.

# C. Unity-Gain STF

In a classical  $\Delta\Sigma$  modulator (Fig. 1a without the feedforward path) or in the DFF  $\Delta\Sigma$  modulator in Fig. 3:

$$STF(z) = 1 - NTF(z).$$
<sup>(4)</sup>

An N<sup>th</sup>-order finite-impulse-response (FIR) NTF,

$$NTF(z) = (1 - z^{-1})^N,$$
 (5)

results in an STF in equation (4) with a gain |STF(f)| of approximately<sup>1</sup> unity within the signal band, but with a high-pass characteristics (as depicted in Fig. 4). A flat unity-gain STF (i.e., |STF(f)| = 1 over all frequencies) is more desirable for the following reasons:

- 1) it relaxes the requirements on the anti-aliasing filter preceding the  $\Delta\Sigma$  modulator.
- 2) it enhances stability of the  $\Delta\Sigma$  modulator by reducing the out-of-band spectral components in the signal at the quantizer input (due to electronic noise and when the modulator is driven by large transient signals with significant out-of-band energy), which may otherwise overload the quantizer.

Accordingly, to harness the advantages of both the DFF path and the unity-gain STF, a DFF  $\Delta\Sigma$  modulator with STF=1 is proposed in the following section.



Fig. 4. Sketch of the magnitude responses:  $|NTF| = |(1 - z^{-1})^N|$  of an FIR NTF; |STF| = |1 - NTF| of the resulting STF; and |STF| = 1 of a unity-gain STF.

1. For  $OSR \ge 8$ ,  $-0.3 dB \le |STF(f)| \le 0.3 dB$  within the signal band.



Fig. 5. Proposed architecture for a  $\Delta\Sigma$  modulator with DFF and unity-gain STF.

#### III. PROPOSED DFF $\Delta\Sigma$ Modulator with |STF|=1

#### A. General Architecture for a DFF Modulator with |STF|=1

Consider the  $\Delta\Sigma$  modulator architecture proposed in Fig. 5. Here, the input feedforward path is implemented in the digital domain. To process the additional quantization noise  $Q_2$  without affecting the STF, the difference between the output of the extra  $B_2$ -bit quantizer and the output of the  $\Delta\Sigma$  modulator is applied at the output of the loop-filter integrators. The loop filter is then designed such that the modulator output is

$$Y = X + (1 - z^{-1})^{N} Q + (1 - z^{-K}) Q_{2}$$
(6)

where N is the order of the loop filter and K is a design parameter. Next, to cancel the additional quantization noise  $Q_2$  at the modulator output, the output  $(X + Q_2)$  of the extra  $B_2$ -bit quantizer is multiplied by  $(1 - z^{-K})$  and subtracted from the output of the main quantizer in the digital domain. Thus, the overall output of the  $\Delta\Sigma$ modulator is then given by

$$Y_{\text{out}} = STF \cdot X + NTF \cdot Q \tag{7}$$

where

Accordingly, the DFF  $\Delta\Sigma$  modulator can be designed for an FIR NTF and a unity-gain STF (|STF| = 1). Furthermore, the loop filter processes only shaped quantization noise

 $STF = z^{-K}$  and  $NTF = (1 - z^{-1})^{N}$ 

$$E = -NTF \cdot Q - (1 - z^{-K})Q_2$$
(8)

and the quantizer input (loop-filter output) includes only shaped quantization noise

$$X_{q} = (NTF - 1) \cdot Q - z^{-K}Q_{2}$$
(9)

Thus, the voltage swing is reduced at the internal nodes of the loop-filter integrators and at the input of the main B-bit quantizer.

Observe that analog-circuit nonidealities can cause incomplete cancellation of the term  $(1 - z^{-K})Q_2$  at the modulator output. Therefore, designing for K = 1 ensures that any leakage of the additional quantization noise  $Q_2$  to the modulator output (due to incomplete cancellation) is 1st-order shaped. This minimizes the sensitivity of the  $\Delta\Sigma$  modulator to the finite dc gains of the opamps and to the variations in the loop-filter coefficients, compared to any other choice of K (as demonstrated by the behavioral simulation results in Section IV).



Fig. 6. Proposed 2<sup>nd</sup>-order DFF  $\Delta\Sigma$  modulator with  $NTF = (1-z^{-1})^2$ and  $STF = z^{-K}$ , for K = 1 or K = 2. The corresponding feedforward coefficients are given in the table.

# B. Proposed $2^{nd}$ -order DFF $\Delta \Sigma$ Modulator with |STF| = 1

Based on the proposed design concept in Fig. 5, the 2nd-order DFF  $\Delta\Sigma$  modulator in Fig. 6 is proposed to realize

$$NTF = (1 - z^{-1})^2$$
 and  $STF = z^{-K}$  (10)

with K = 1 or K = 2.

#### **IV. BEHAVIORAL SIMULATION RESULTS**

A. Behavioral Simulation Conditions and Models

The proposed DFF  $\Delta\Sigma$  modulator (Fig. 6) and the previouslyreported AFF (Fig. 2b) and DFF (Fig. 3)  $\Delta\Sigma$  modulators were simulated in SIMULINK for the following design specifications:

- 16-level mid-tread quantizers ( $B = B_2 = 4$  bits) and OSR = 32.
- The quantizer reference voltage is normalized to  $V_{\text{REF}} = 1 \text{ V.}$  The amplitude of the sinusoidal input signal is  $V_{\text{in}} = 0.5 \text{ V}$ (-6 dBFS).
- The input-signal frequency is set to  $f_{in} = f_S / (8 \cdot \text{OSR})$ , so that the first 4 input-signal harmonics to fall within the signal band.

The SIMULINK behavioral simulations accounted for the following loop-filter nonidealities:

1) **Opamp Nonidealities**: The integrators in the  $\Delta\Sigma$  loop filter are modeled as described in [7] to account for the finite dc gains, the nonlinear dc-gain variations, and the output saturation voltages of the opamps in practical switched-capacitor (SC) integrators. These opamps are assumed to have a **maximum dc gain**  $A_{0max} = 150$  V/V (43 dB) and an output saturation voltage  $V_{Osat} = 1$  V. This is to account for the low dc gains of the opamps in nanometer CMOS technologies. In these scaled technologies, high-gain opamps require either multiple gain stages or output-impedance enhancement, due to the low supply voltages and the poor intrinsic gains of the MOS transistors. Such gain-boosting techniques for the opamps significantly increase the power dissipation and degrade the speed.

2) Modulator Coefficients: To account for variations in modulator coefficients, the signal-to-noise-plus-distortion ratio (SNDR) values reported correspond to the minimum SNDR values found over 50 simulations in which each modulator coefficient is assumed to have a uniformly-distributed random error in the range  $\pm e_{coeff} = 1\%$ .

### B. Behavioral Simulation Results

Table I summarizes the behavioral simulation results. Accordingly, the proposed DFF  $\Delta\Sigma$  modulator (Fig. 6 with K=1) achieves comparable SNDR and output-swing reduction, as the previously-reported DFF  $\Delta\Sigma$  modulator (Fig. 3). Observe that the signal swing at the quantizer input is much more reduced in the proposed DFF  $\Delta\Sigma$  modulator, compared to the previously-reported AFF  $\Delta\Sigma$  modulator (Fig. 2b). This is because, in the AFF modulator. the full-swing input signal X appears at the quantizer input. Whereas, in the proposed DFF modulator, no input-signal component appears at the input of the main quantizer and only shaped quantization noise is processed by the main quantizer (Section III). Owing to this swing reduction (shown in Table I), the number of comparators needed in the main quantizer of the proposed DFF modulator can be reduced from 16 to  $16 \times 0.22 \rightarrow 4$ . Accordingly, the total number of comparators required in the main and the extra quantizers of the proposed DFF modulator is only increased by 4, relative to that required in the AFF modulator.

Figure 7 shows the swing distribution at the output of each integrator in the  $\Delta\Sigma$  loop filter. Accordingly, the swing reduction in the proposed DFF  $\Delta\Sigma$  modulator is comparable to that in the AFF  $\Delta\Sigma$  modulator.

Figure 8a shows the SNDR versus the maximum dc gain  $A_{0max}$  of the opamps in the SC integrators of the  $\Delta\Sigma$  loop filter, assuming an error of  $e_{coeff} = 1\%$  in the modulator coefficients. Accordingly, the sensitivity of the proposed DFF modulator (with K = 1) to nonlinear variations in opamp dc gains is comparable to that of the previously-reported AFF and DFF  $\Delta\Sigma$  modulators. Furthermore, the proposed DFF  $\Delta\Sigma$  modulator can achieve a high resolution and linearity (SNDR > 12 bits at  $V_{in} = -6$  dBFS), using opamps with only moderate dc gains (less than 200 V/V). This confirms the reduced sensitivity of the proposed DFF  $\Delta\Sigma$  modulator to opamp dc gains.

Figure 8b shows the SNDR versus error  $e_{\text{coeff}}$  in the modulator coefficients, assuming a maximum dc gain  $A_{0\text{max}} = 150\text{V/V}$  (43dB) for the opamps. Accordingly, the proposed DFF  $\Delta\Sigma$  modulator with K = 1 can tolerate a 2% variation in its loop-filter coefficients with only 1.6-dB drop in SNDR. However, the SNDR of the previously-reported AFF and DFF  $\Delta\Sigma$  modulators drops by 2.9 dB and 0.9 dB, respectively. This confirms the robustness of the proposed DFF  $\Delta\Sigma$  modulator to variations in the modulator coefficients.

TABLE I COMPARISON BETWEEN AFF AND DFF  $\Delta\Sigma$  Modulators

| Configuration                              | AFF modulator | DFF modulator      | Proposed<br>DFF modulator<br>(Fig. 6)<br>$B = B_2 = 4$ bits |       |
|--------------------------------------------|---------------|--------------------|-------------------------------------------------------------|-------|
|                                            | [2,4]         | [5]                |                                                             |       |
|                                            | (Fig. 2b)     | (Fig. 3)           |                                                             |       |
|                                            | (Fig. 20)     | (Fig. 5)           |                                                             |       |
|                                            |               |                    |                                                             |       |
|                                            | B = 4 bits    | $B = B_2 = 4$ bits |                                                             |       |
|                                            |               |                    | <i>K</i> = 2                                                | K = 1 |
| SNDR at $V_{in} = -6$ dBFS                 |               |                    |                                                             |       |
| with $A_{0\text{max}} = 150 \text{V/V}$    | 77.9          | 74.7               | 71.3                                                        | 72.4  |
| $\pm e_{\text{coeff}}^{\text{omax}} = 1\%$ |               |                    |                                                             |       |
| 1 <sup>st</sup> -integrator Output Swing   | 0.11          | 0.06               | 0.21                                                        | 0.17  |
| (absolute maximum)                         |               |                    |                                                             |       |
| 2 <sup>nd</sup> -integrator Output Swing   | 0.17          | 0.21               | 0.21                                                        | 0.22  |
| (absolute maximum)                         |               |                    |                                                             |       |
| Quantizer Input Swing                      | 0.66          | 0.21               | 0.21                                                        | 0.22  |
| (absolute maximum)                         |               |                    |                                                             |       |
| No. of Comparators                         | 16            | 4                  | 4                                                           | 4     |
| in Main Quantizer                          |               |                    |                                                             |       |
| No. of Comparators                         | 0             | 16                 | 16                                                          | 16    |
| in Extra Quantizer                         |               |                    |                                                             |       |
| Total No. of Comparators                   | 16            | 20                 | 20                                                          | 20    |







Observe that the sensitivity of the  $\Delta\Sigma$  modulator to the finite dc gains of the opamps and to the variations in loop-filter coefficients (Table I and Fig. 8) is reduced by designing the proposed DFF modulator with K = 1, rather than K = 2 (Fig. 6). This performance improvement is a result of the 1<sup>st</sup>-order shaping  $(1-z^{-1})$  of the quantization-noise leakage at the modulator output, when K=1 (as discussed in Section III).

#### V. CONCLUSION

A technique for designing DFF  $\Delta\Sigma$  modulators with unity-gain STF was presented. A 2nd-order DFF  $\Delta\Sigma$  modulator with unity-gain STF was proposed. Its performance (in terms off reduced signal swing at the opamp outputs, reduced sensitivity to integrator nonlinearities, and robustness to modulator coefficient variations) were demonstrated and compared to previously-developed AFF and DFF  $\Delta\Sigma$  modulators.

#### **VI. REFERENCES**

 F. Maloberti, *Data Converters*. Dordrecht, Netherlands: Springer, 2007.
 A. A. Hamoui and K. Martin, "High-order multibit modulators and pseudo data-weighted-averaging in low-oversampling ΔΣ ADCs for broadband applications," *IEEE Trans. Circuits Syst. I*, vol. 51, pp. 72-85, Jan. 2004.
 J. Silva, *et al.*, "Wideband low-distortion delta-sigma ADC topology," *IEEE Electron. Lett.*, pp. 737-738, Jun. 2001.

[4] P. Benabes, A. Gauthier, and D. Billet, "New wideband sigma-delta convertor," *IEE Electron. Lett.*, vol. 29, pp. 1575-1577, Aug. 1993.

[5] S. Kwon and F. Maloberti, "A 14mW multi-bit  $\Delta\Sigma$  modulator with 82dB SNR and 86dB DR for ADSL2+;" in *ISSCC Dig. Tech. Papers*, Feb. 2006, pp. 161-170.

[6] K.Y. Nam, S.-M. Lee, D.K. Su, and B. A. Wooley, "A low-voltage lowpower sigma-delta modulator for broadband analog-to-digital conversion," *IEEE J. Solid-State Circuits*, vol. 40, pp. 1855-1864, Sept. 2005.

[7] A. A. Hamoui *et al.*, "Behavioral modeling of opamp gain and dynamic effects for power optimization of delta-sigma modulators and pipelined ADCs," in *Proc. IEEE International Symposium on Low Power Electronics and Design (ISLPED)*, Oct. 2006, pp. 330-333.