# Electrical characterization of annular Through Silicon Vias for a Reconfigurable Wafer-sized Circuit Board

Mamadou D. Diop<sup>1</sup>\*, Moufid Radji<sup>2</sup>, Walder Andre<sup>3</sup> (1) Département d'Informatique, Université du Québec à Montréal \*diopdiobet@gmail.com

Abstract— This paper presents the electrical characterization of annular TSV technology for full wafer applications. A possible utilization of this technology is the WaferBoard<sup>TM</sup>, a reconfigurable circuit board for rapid system prototyping. Electrical resistance and capacitance of a single 2-4 $\mu$ m thick annular TSV with a diameter of 110 $\mu$ m and a height of 350 $\mu$ m are measured to be about 10m $\Omega$  and 0.27pF, respectively. TSV yield of 98% is reached over the wafer. Results also show electrical failure of some TSVs due to poor via filling.

Keywords-component: WaferBoard<sup>TM</sup>, annular TSV, electrical resistance and capacitance.

#### I. INTRODUCTION

The last several decades have seen an extraordinary increase in the functionality of electronic systems mainly driven by the scaling of semiconductor devices. However, this upward trend meets serious constrains related to lithographic scaling limits and inability of power densities to allow reliable system to be fabricated. Therefore, it becomes a big challenge to increase system performance. One of the most serious candidates is three dimensional (3D) integration technology allows better electrical performance, higher which interconnects density and, wider heterogeneous systems integration [1]. The main challenge in 3D technology relates to vertical interconnections; schemes such as flip chip, wire bonding, and through silicon vias (TSVs) constitute vertical interconnection alternatives. Among these 3D interconnects, TSV technology is currently considered one of the most promising concepts that could address the limitations of today's packaging technology [2].

The work reported on TSVs during the last decade exhibits a wide variety of approaches for the choice of aspect ratios, dielectric thicknesses, fill materials, and potential applications [2-6]. For the most part, a full filled cylindrical via geometry is used in TSV technology. In the recent years, the annular via geometry has been the focus for industry research institutes and has been demonstrated to have lower electrical resistance and better thermal stability. In fact, annular TSVs typically have a resistance lower than  $20m\Omega$  [7], while fully filled TSV resistance values vary from  $20 m\Omega$  to  $350\Omega$  [2-5]. Lu et al. have reported that the residual thermal stresses around TSVs induced by the TSV manufacturing processes can be significantly reduced by changing the via geometry from cylindrical to annular [8]. However, the TSV concept based on the annular geometry still requires further studying especially Yves Blaquière<sup>1</sup>, Anas A. Hamoui<sup>2</sup>, Ricardo Izquierdo<sup>1</sup>
(2) Department of Electrical and Computer Engineering, Mc-Gill University
(3) GR2M, Ecole Polytechnique de Montréal

on the investigation of reliability issues. Furthermore, annular via technology must be extended to full wafer applications in order to achieve reduced manufacturing cost and highly integrated systems.

In this paper, we present the analysis of electrical reliability of annular TSVs implemented in a full wafer (200mm). An example of full wafer integration using annular TSVs described in this paper is a reconfigurable circuit board for a rapid electronic systems prototyping platform called WaferBoard<sup>TM</sup> [9]. The first section briefly reviews the concept of WaferBoard<sup>TM</sup> with emphasis on the role of TVSs in this application. Then, the second section presents a description of the TSV chains and their manufacturing process flow. Finally, the last section reports single TSV resistance and capacitance measurements and electrical continuity of TSV chains as well as TSV yield throughout the wafer.

# II. WAFERBOARD<sup>TM</sup> OVERVIEW

At the prototyping stage several iterations of a complex interconnection network often need to be implemented. Each requiring the tedious and time consuming redesign of a Printed Circuit Board (PCB). To meet the tight constraints on size, power efficiency and time-to-market, new techniques for prototyping of electronic systems need to be put in place. WaferBoard<sup>TM</sup>, a rapid prototyping technology based on a wafer-sized circuit, WaferIC<sup>TM</sup> [9], is proposed to mitigate this development and prototyping bottleneck.

The WaferIC<sup>TM</sup>, as illustrated in Fig. 1, consists of several stacked layers. At the top of the stack, an anisotropic conductive film (ACF) formed with high density micro metallic fibers, is deposited on an array of more than one million tiny (90 $\mu$ mx90 $\mu$ m) conducting pads (NanoPads<sup>TM</sup>). NanoPads<sup>TM</sup> array coats a mature 7-metal layer CMOS 0.18µm technology that contains an internal programmable interconnect network. An array of annular TSVs connects the CMOS layers to the bottom layer of the WaferIC<sup>TM</sup>, which is the power supply mechanism containing circuitry such as a point-of load voltage converters and decoupling capacitors to regulate the WaferIC<sup>TM</sup> supply. To prototype electronic systems, components that are packaged in Ball Grid Array (BGA), Quad Flat Package (QFP), etc. or user ICs (uICs) can simply be placed anywhere on the WaferIC<sup>TM</sup> surface, which is alignment-insensitive. This smart surface detects and maps the uICs contacts, and builds the electrical connections between them. These connections are programmed during a



Figure 1. Schematic of WaferIC<sup>TM</sup> stack.

configuration step, similar to FPGA (field-programmable gate array). To achieve this goal, annular TSVs are used to feed the WaferIC<sup>TM</sup> from underneath directly into an internal WaferIC<sup>TM</sup> power distribution grid that starts on metal 1 (M1), TSVs also provide JTAG signals to configure or to program the WaferIC<sup>TM</sup> internal circuitry prior to operation.

## III. PRESENTATION OF THE DEVELOPMENT WAFER

To electrically characterize the annular TSVs chosen for the WaferBoard<sup>TM</sup> application, a 200mm post-processing full wafer named development wafer is manufactured. The development wafer holds many different test structures, and a single CMOS metal layer, M1, no active devices are present. In addition, the wafer contains 76 repetitive wafer fields (square of 17.92mmx17.92mm), each integrating a chain of 64 TSVs connected together by Al topside and Cu backside routing lines (Fig.2). On the wafer topside, a 3-5 $\mu$ m thick Cu layer is deposited onto a 0.54 $\mu$ m thick Al layer forming a pad on each TSV. The resulting stack is named TSV landing pad (Fig.2(a)) and it is used for vias probing for electrical tests (section IV).

Before addressing the characterization of TSVs, one must focus on the TSV process flow. The manufacturing of the TSVarray begins with deep reactive ion etching (DRIE) for creation of a via or hole through the processed silicon wafer. Etching stops at the oxide underneath the M1 layer. This is followed by a coating of a sidewall with oxide (Tetra-Ethyl-Ortho-Silicate **or** TEOS source gas) preventing electrical leakage. Then, in order to reach M1, a dry etching of the oxide underneath this metal layer is curried out. After this, the vias are filled with copper electroplated on a seed layer to achieve low interconnection resistance between M1 and the silicon backside. In this case, the vias are not completely filled. Instead, it forms a 2-4 $\mu$ m thick annular copper layer around the edges of the vias. This copper is then used to create a



Figure 2. One wafer field design (a) Topside and (b) Backside.



Figure 3. TSV process flow.

backside redistribution layer (RDL). Finally, plating is accomplished at the top of the wafer to produce thick protruding NanoPads<sup>TM</sup> and TSV landing pads used for electrical probing. Chemical mechanical planarization (CMP) steps are also performed as needed for the planarity of layers. The process flow is outlined in Fig. 3. A via array with an average diameter of 110µm has been successfully completed throughout a 350µm thick wafer.

#### IV. ELECTRICAL RESULTS AND DISCUSSIONS

#### A. Single TSV electrical Characterization

The electrical parameters of annular TSVs measured in this work are the resistance and the capacitance. For the resistance of the TSVs, measurements were performed using two methods both utilizing a four-probing technique. With the first one, a chain of two TSVs connected by a Cu backside routing line was tested. This 2-TSV chain is illustrated in Fig. 4(a) and shows that current enters in the first TSV (TSV<sub>1</sub>) then flows through the Cu backside line and leaves through the second TSV (TSV<sub>2</sub>). One can easily deduce from Fig. 4(a) the equivalent circuit model shown in Fig. 4(b) and extract the equivalent resistance  $R_{equivalent}$  as the sum of the TSVs resistance  $2^*R_{TSV}$  and the resistance of Cu backside line  $R_{Cu-Line}$ :

$$R_{equivalent} = 2 R_{TSV} + R_{Cu-Line}$$
(1)

Several tests are performed on different sites of the development wafer to determine  $R_{equivalent}$ . The average value of  $R_{equivalent}$  is 31.8m $\Omega$ .  $R_{Cu-Line}$  was previously measured by directly probing the wafer backside and its value is equal to 10.9m $\Omega$ . Plugging these values into (1), one obtains the resistance of a single TSV of 10.45m $\Omega$ .

The second method presented in Fig.4(c) is based on the



Figure 4. Schematics of resistance measurement (a) the 2-TSV chain test, (b) the equivalent circuit model of (a) and (c) the direct test of single TSV.

direct measurement of the resistance of one TSV using direct probing of the topside TSV landing pad and the backside TSV pad. The resistance values of several TSVs are plotted in Fig.5.  $R_{TSV}$  values vary from  $8.9m\Omega$  to  $11.4~m\Omega$  and the average resistance is equal to  $10.5m\Omega\pm0.6m\Omega$ . The variation in resistance values is due to Cu filling thickness variation during TSV processing. The two methods give resistance values in good agreement.

Parasitic capacitance is also measured and in this case, the sidewall dielectric material and thickness are the critical parameters. The capacitance must be low enough to avoid signal delay increase. In our case, the parasitic capacitance measurements have been performed between the annular Cu inside the TSV, and the Si bulk around the TSV. For different TVSs, a capacitance value of  $0.27pF\pm0.02pF$  has been found at frequency of 100kHz. This value is in the range of fully filled TSVs whose capacitance varies from 2fF to over 1pF, reported in [10]-[12].

The single annular TSV resistance and capacitance measured are very encouraging in validating the use of annular TSVs in full wafer applications. However, results need to be completed with via chain testing and TSV yield analysis throughout the wafer.

### B. Electrical continuity of TSV chains and TSV yield at wafer level

The schematic of the TSVs chain is presented in Fig.6. First, the electrical continuity of TSV chains was tested by measuring their resistance between points A and B. Then, this testing chain allows determining the TSV yield at the wafer level.



Figure 5. Resistance measurement of different annular TSVs.

The 76 TSV chains were tested and each measured resistance is called chain resistance for the sake of simplicity.

Different current values of 0.1mA, 1mA and 10mA are used as inputs parameters and a voltage limit of 40V is fixed. Fig. 7 presents the results obtained from this set of parameters and it shows chain resistance mapping throughout the wafer. 82.9% of TSV chains have resistances ranging from 202 $\Omega$  to 234 $\Omega$  while one chain has resistance 313 $\Omega$  and 15.8% of chains (red regions) show values of tens of kilo ohms. These values were compared to the estimated chain resistance in order to determine whether the electrical continuity of the chains is good or not. The estimated chain resistance,  $R_{Chain}$ , can be divided into three components: (i) the resistance of the total topside routing lines  $R_{Topside-Lines}$ , (ii) the resistance of 48 vias  $R_{TSVs}$ , and (iii) the resistance of total backside routing lines  $R_{Backside-Lines}$ :

$$R_{Chain} = R_{Topside-Lines} + R_{TSVs} + R_{Backside-Line}$$
(2)

 $R_{TSVs}$  is obtained as 504m $\Omega$  (10.5m $\Omega$  multiplied by 48 vias) and the  $R_{Topside-Lines}$ , and  $R_{Backside-Lines}$  are approximated by using the analytical formula for resistance R of a conductor of material resistivity of  $\rho$ , length l and uniform cross section S:

$$R = \rho l/S \tag{3}$$

Applying the above expression to the Al topside routing lines and the Cu backside routing lines gives values of 172.6 $\Omega$  and 96m  $\Omega$  for  $R_{Topside-Lines}$  and  $R_{Backside-Lines}$ , respectively. Hence,  $R_{TSVs}$  and  $R_{Backside-Lines}$  can be considered negligible in comparison to  $R_{Topside-Lines}$ , hence the value of  $R_{Chain}$  is mainly due to the topside routing. The estimated value of  $R_{Chain}$  allows us to state that 84% of chains demonstrate good electrical continuity. The difference between the corresponding measured chain resistances and the  $R_{Chain}$  estimate can be attributed to the approximation of geometrical uniformity made when using (3). The dispersion of the chain resistance values can be attributed to inhomogeneous thicknesses of the topside routing lines. Furthermore, the red regions can be considered electrically failed; focus is placed on these areas to determine the TSV yield as well as the origin of failure.

By testing different TSV series on each failed chain, one can to isolate the defective TSVs. For these TSVs, high resistances ranging from  $1\Omega$  to  $12k\Omega$  are measured. From these results, a TSV yield of 98% has been reached over the wafer.



Figure 6. Schematic of TSV chain.



Figure 7. Chain resistance mapping of 76 wafer fields.



Figure 8. Dual Beam FIB/SEM images inside TSVs (a), (b), (c) and (d) have TSV resistance of  $11m\Omega$ ,  $10m\Omega$ ,  $6k\Omega$ , and  $1.4k\Omega$ , respectively.

To understand the origin of resistance failure, a dual beam FIB/SEM characterization was performed to compare defective TSVs with high resistances and TSVs with low resistances. Some of the characterization results are presented in Fig.8. TSVs shown exhibit resistances of  $11m\Omega$ ,  $10m\Omega$ ,  $6k\Omega$  and  $1.4k\Omega$ . From the figures, it is clear that the high TSV resistance is due to a poor Cu filling inside the via (Fig.8(c)) and Fig.8(d)), while when a uniform 2µm Cu layer fills the TSV (Fig.8(a) and Fig.8(b)), a low resistance value is obtained. One also notices that almost all the defective vias are concentrated at the center of the wafer, leading to the hypothesis that Cu electroplating process suboptimal. Thus, this bad result is believed to be caused by the variations in local current density at the center of the 200mm wafer compared to its edges where the contact plating fixtures are positioned during the electroplating process. Another cause of the poor plating at the wafer center could be related to the control of fluid agitation, especially at the wafer surface where it directly impacts the hydrodynamic boundary layer thickness.

# V. CONCLUSION

A TSV interconnect technology based on an annular geometry for full wafer applications is described with emphasis on the WaferBoard<sup>TM</sup>, an innovative platform for rapid prototyping of electronic systems. TSV structures implemented in a development wafer were electrically characterized. Results indicated low resistance and parasitic capacitance values at single via level. These results, along with the high electrical via yield, show great promise for the full wafer applications. Some defective vias are noticed due to poor Cu deposition. The concentration of the defective vias on the center of the wafer suggests the necessity to optimize the electroplating process in order to achieve better Cu filling uniformity. Further work shall also include thermal management of annular TSVs.

#### ACKNOWLEGMENT

The authors would like to acknowledge Gestion TechnoCap Inc, DreamWafer<sup>®</sup> division for their technical support and Intellectual Property, Tower Semiconductor for provision of the Short-Loop wafers and Allvia for TSV processing. Special thanks to Mitacs, FQRNT, NSERC, Precarn and CMC for their financial support.

#### REFERENCES

- Chuan Seng Tan, Ronald J. Gutmann, L. Rafael Reif ,Wafer Level 3D ICs Process Technology, Springer, 2008.
- [2] Beica, R.; Siblerud, P.; Sharbono, C.; Bernt, M.; "Advanced Metallization for 3D Integration," 10th EPTC, 2008, pp.212-218.
- [3] A. Rahman, J. Trezza, B. New, and S. Trimberger, "Die stacking technology for terabit chip-to-chip communications," in Proc. IEEE Custom Integr. Circuits Conf., Sep. 2006, pp. 587–590.
- [4] L. L. W. Leung and K. J. Chen, "Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates," IEEE Trans. Microw. Theory Tech., vol. 53, no. 8, pp. 2472–2480, Aug. 2005.
- [5] Ming-Che Hsieh, Chih-Kung Yu and Wei Lee, "Effects of Geometry and Material Properties for Stacked Ie Package with Spacer Structure," 10th. Int. Conf on Thermal, Mechanical and Multiphysics Simulation and Experiments in Micro-Electronics and Micro-Systems, EuroSimE 2009, pp.1-6.
- [6] Leib R. And Topper M. "New Wafer-Level-Packaging Technology using Silicon-Via-Contacts For Optical And Other Sensor Applications," 54<sup>th</sup> ECTC, 2004, pp.843 – 847.
- [7] P. S. Andry, C. K. Tsang, B. C. Webb, E. J. Sprogis, S. L. Wright, B. Dang and D. G. Manzer, "Fabrication and characterization of robust through-silicon vias for silicon-carrier applications," IBM J. RES. & DEV. vol. 52 No. 6 November 2008.
- [8] Lu et al., Thermo-Mechanical Reliability of 3-D ICs containing Through Silicon Vias, 54<sup>th</sup> ECTC, 2009, pp. 630-634.
- [9] Norman, R. U.S. Patent Application Number 11/611,263
- [10] J. H. Wu, "Through-substrate interconnects for 3-D integration and RF systems," Ph.D. dissertation, MIT, Cambridge, MA, Oct. 2006.
- [11] S. M. Alam, R. E. Jones, S. Rauf, and R. Chatterjee, "Inter-strata connection characteristics and signal transmission in three-dimensional (3D) integration technology," in *Proc. IEEE Int. Symp. Qual. Electron. Des.*, Mar. 2007, pp. 580–585.
- [12] K. A. Jenkins and C. S. Patel, "Copper-filled through wafer vias with very low inductance," in *Proc. IEEE Int. Interconnect Technol. Conf.*,

Jun. 2005, pp. 144-146.