Computing Switch On-Resistance Of A CMOS Switch

** Circuit Description **
* Input signal
Vi 2 0 DC 0V
* Substrate Bias
Vdd 1 0 DC +5V
Vss 3 0 DC -5V
* Control Signal
Vphi    4 0 DC -5V 
Vphibar 5 0 DC +5V 
* Switch: NMOS + PMOS Transistors
M1 2 5 0 3 nmos_enhancement_mosfet L=100u W=100u
M2 2 4 0 1 pmos_enhancement_mosfet L=100u W=100u
* mosfet model statement (by default, level 1)
.model nmos_enhancement_mosfet nmos (kp=0.25m Vto=+1.0V lambda=0.02 gamma=0.9)
.model pmos_enhancement_mosfet pmos (kp=0.25m Vto=-1.0V lambda=0.02 gamma=0.9)
** Analysis Requests **
* sweep the input voltage from Vss to Vdd (skip over 0,0 point)
.DC Vi -5V +5V 10.01mV
** Output Requests **
.PLOT DC I(Vi) V(2)
.Probe
.end